TSMC, Cadence to Develop Design Infrastructure for 16-nm FinFET Technology

Cadence Design Systems, Inc., today announced an ongoing multi-year agreement with TSMC to develop the design infrastructure for 16-nanometer FinFET technology, targeting advanced node designs for mobile, networking, servers and FPGA applications.

The deep collaboration, beginning earlier in the design process than usual, will effectively address the design challenges specific to FinFETs -- from design analysis through signoff -- and will deliver the infrastructure necessary to enable ultra low-power, high-performance chips.

FinFETs help deliver the power, performance, and area (PPA) advantages that are needed to develop highly differentiated SoC designs at 16 nanometers and smaller process technologies. Unlike a planar FET, the FinFET employs a vertical fin-like structure protruding from the substrate with the gate wrapping around the sides and top of the fin, thereby producing transistors with low leakage currents and fast switching performance. This extended Cadence-TSMC collaboration will produce the design infrastructure that chip designers need for accurate electrical characteristics and parasitic models required for advanced FinFET designs for mobile and enterprise applications.

"The FinFET device requires greater accuracy, from analysis through signoff, and that is why TSMC is teaming with Cadence on this project," said Suk Lee, TSMC Senior Director, Design Infrastructure Marketing Division. "This collaboration will enable designers to use the new process technology with confidence earlier than ever before, allowing our mutual customers to meet their power, performance and time-to-market goals."

"Producing the design infrastructure necessary for these types of complex, groundbreaking processes requires close collaboration between foundries and EDA technology innovators," said Chi-Ping Hsu, senior vice president, Silicon Realization Group at Cadence. "In joining with TSMC, a leader in FinFET technology, Cadence brings unique technology innovations and expertise that will provide designers with the FinFET design capabilities they need to bring high-performance, power-efficient products to market."

Source: http://www.cadence.com

Citations

Please use one of the following formats to cite this article in your essay, paper or report:

  • APA

    Cadence Design Systems. (2019, February 11). TSMC, Cadence to Develop Design Infrastructure for 16-nm FinFET Technology. AZoNano. Retrieved on April 23, 2024 from https://www.azonano.com/news.aspx?newsID=27040.

  • MLA

    Cadence Design Systems. "TSMC, Cadence to Develop Design Infrastructure for 16-nm FinFET Technology". AZoNano. 23 April 2024. <https://www.azonano.com/news.aspx?newsID=27040>.

  • Chicago

    Cadence Design Systems. "TSMC, Cadence to Develop Design Infrastructure for 16-nm FinFET Technology". AZoNano. https://www.azonano.com/news.aspx?newsID=27040. (accessed April 23, 2024).

  • Harvard

    Cadence Design Systems. 2019. TSMC, Cadence to Develop Design Infrastructure for 16-nm FinFET Technology. AZoNano, viewed 23 April 2024, https://www.azonano.com/news.aspx?newsID=27040.

Tell Us What You Think

Do you have a review, update or anything you would like to add to this news story?

Leave your feedback
Your comment type
Submit

While we only use edited and approved content for Azthena answers, it may on occasions provide incorrect responses. Please confirm any data provided with the related suppliers or authors. We do not provide medical advice, if you search for medical information you must always consult a medical professional before acting on any information provided.

Your questions, but not your email details will be shared with OpenAI and retained for 30 days in accordance with their privacy principles.

Please do not ask questions that use sensitive or confidential information.

Read the full Terms & Conditions.