Toshiba Successfully Tapes Out Advanced 40nm SoC with Synopsys IC Compiler II

Synopsys, Inc. today announced that its IC Compiler™ II place and route solution has enabled Toshiba to accelerate tapeout of an advanced 40-nanometer (nm) system on chip (SoC). The impressive speed-up and superior QoR delivered by IC Compiler II enabled Toshiba to achieve higher designer productivity and better device performance.

Unveiled less than a year ago, IC Compiler II is the successor to IC Compiler, the industry's leading place-and-route solution for advanced design at established and emerging nodes. Driven by this tapeout success, Toshiba has commenced the immediate rollout of their IC Compiler II-based design kit throughout their design teams.

Highlights:

  • IC Compiler II enables Toshiba's successful tapeout of advanced 40-nm SoC
  • 6X faster design turnaround time with one-third of the memory footprint
  • 60 percent smaller buffer area during clock tree synthesis delivers superior design area and power QoR
  • Seamless handling of multiple modes and corners reduces timing ECO iterations

"We are extremely impressed with the unprecedented runtime speedup and superior QoR delivered by IC Compiler II on this tapeout," said Mr. Kazunari Horikawa, senior manager of Design Technology Development Department, Mixed Signal IC Division at Toshiba Corporation Semiconductor and Storage Products Company. "The ultra-fast implementation turnaround times enabled daily iterations on this complex SoC, allowing us to exceed our QoR goals. We have released our IC Compiler II based design kit to commence standardization on IC Compiler II to enable other critical designs within Toshiba to benefit from these game-changing capabilities."

IC Compiler II is a production-ready, full-featured place-and-route system architected from the ground-up to realize an order-of-magnitude leap forward in designer productivity. It is built on a new multi-threaded infrastructure that is able to handle designs with more than 500 million instances while continuing to utilize industry-standard input and output formats, as well as familiar interfaces and process technology files. Leveraging this new infrastructure, IC Compiler II offers ultra-high capacity design planning, unique, new clock-building technology and patented global analytical optimization, enabling enhanced area, timing and power QoR. Representing years of engineering innovation and featuring several dozen new patents, these innovative technologies enable IC Compiler II to deliver 5X faster runtime along with half the memory and half the iterations required to achieve target QoR – all together enabling a 10X boost in design throughput. This level of speed-up is already enabling game-changing productivity for IC Compiler II users and is continuing to transform how physical design is done.

"Toshiba joins the growing list of companies who are adopting IC Compiler II," said Antun Domic, executive vice president and general manager of the Design Group at Synopsys. "The successful tapeout of this highly complex SoC and Toshiba's decision to subsequently expand the usage to other programs with their design kit underscores the unique value IC Compiler II is delivering to a rapidly growing user base."

Source: http://www.synopsys.com

Citations

Please use one of the following formats to cite this article in your essay, paper or report:

  • APA

    Synopsys, Inc.. (2019, February 11). Toshiba Successfully Tapes Out Advanced 40nm SoC with Synopsys IC Compiler II. AZoNano. Retrieved on April 18, 2024 from https://www.azonano.com/news.aspx?newsID=32258.

  • MLA

    Synopsys, Inc.. "Toshiba Successfully Tapes Out Advanced 40nm SoC with Synopsys IC Compiler II". AZoNano. 18 April 2024. <https://www.azonano.com/news.aspx?newsID=32258>.

  • Chicago

    Synopsys, Inc.. "Toshiba Successfully Tapes Out Advanced 40nm SoC with Synopsys IC Compiler II". AZoNano. https://www.azonano.com/news.aspx?newsID=32258. (accessed April 18, 2024).

  • Harvard

    Synopsys, Inc.. 2019. Toshiba Successfully Tapes Out Advanced 40nm SoC with Synopsys IC Compiler II. AZoNano, viewed 18 April 2024, https://www.azonano.com/news.aspx?newsID=32258.

Tell Us What You Think

Do you have a review, update or anything you would like to add to this news story?

Leave your feedback
Your comment type
Submit

While we only use edited and approved content for Azthena answers, it may on occasions provide incorrect responses. Please confirm any data provided with the related suppliers or authors. We do not provide medical advice, if you search for medical information you must always consult a medical professional before acting on any information provided.

Your questions, but not your email details will be shared with OpenAI and retained for 30 days in accordance with their privacy principles.

Please do not ask questions that use sensitive or confidential information.

Read the full Terms & Conditions.