Posted in | News | Nanoelectronics

New Silicon-Validated Solution Developed for SoC Designs at 28nm and Beyond

GLOBALFOUNDRIES today announced the availability of a new silicon-validated solution to help customers accelerate time-to-volume for complex SoC designs at 28nm and beyond. Called DRC+, the technique goes beyond standard Design Rule Checking (DRC) and uses two-dimensional shape-based pattern-matching to enable a 100-fold speed improvement in identifying complex manufacturing issues without sacrificing accuracy.

“As the industry continues to adopt more advanced process technology, it becomes increasingly critical for foundries to provide customers with the tools to ensure first-silicon success,” said Mojy Chian, senior vice president of design enablement at GLOBALFOUNDRIES. “Standard DRC is challenged to capture design issues that could impact the manufacturability of an integrated circuit. With DRC+, we are improving upon the traditional approach and giving customers increased visibility into potential manufacturability issues, earlier in the design flow.”

Until now, a designer has only had two primary options for identifying DFM issues during the SoC design cycle: run accurate but computationally intensive simulations based on numerical algorithms, or rely on metrology measurements directly from the fab. Attempts have been made to improve upon standard DRC with additional rules, but these approaches have had mixed success. For example, some have proposed the use of restrictive design rules that only allow highly regular structures for layout, avoiding problematic two-dimensional geometries altogether. The potential drawback is that designers cannot effectively optimize their circuits to meet application requirements with overly constrained design rules.

DRC+ takes a different approach. Instead of restricting the flexibility of designers, the technique augments standard DRC by applying rapid two-dimensional shape-based pattern matching to identify problematic configurations that could be difficult to manufacture. The tool then returns specific feedback to designers on how to resolve these issues.

As a critical component of DRC+, GLOBALFOUNDRIES is now offering customers the industry’s first silicon-validated libraries of yield-critical patterns for technologies at 28nm and below. In tests run at GLOBALFOUNDRIES, DRC+ identified known problem patterns at speeds comparable to traditional DRC verification engines — leading to a 100-fold improvement in the speed of hotspot detection, without sacrificing accuracy.

DRC+ augments and completes the overall DFM solution provided by GLOBALFOUNDRIES, together with rule-based DFM verification and model-based litho/etch and CMP simulators, which can identify new yield-detracting patterns, as process conditions and design styles change over time, during technology development. As the process matures, DRC+ pattern-matching-based verification at the full-chip level can then be used to achieve increasing performance improvements, at the highest level of accuracy. By improving verification speed, DRC+ can have a direct impact on the ability to rapidly ramp a product to volume and accelerate time-to-market for customers.

The innovative DRC+ verification flow has been successfully used on several 32nm production IC designs and libraries of yield-detractors patterns for 28nm technology nodes are currently available from GLOBALFOUNDRIES for leading-edge foundry customers.

“A DRC+ solution based upon the Calibre platform, which is used both in manufacturing and the design flow at GLOBALFOUNDRIES, allows mutual customers to fully leverage new process capabilities,” said Joe Sawicki, vice president and general manager of Mentor’s design to silicon division. “Leveraging the unique breadth of Calibre integrations with all major design environments, designers can mix model-based and pattern-based verification as to achieve the shortest possible tape out cycle time.”

“Cadence and GLOBALFOUNDRIES have been longtime collaborators working together on DRC+, including validation through silicon tapeouts,” said Wilbur Luo, group director of DFM Enablement at Cadence Design Systems. “We are very pleased with our highly productive relationship and this release. The combination of high performance and accuracy allows for the detection and prevention of printability issues early in the design flow, helping ensure more efficient Silicon Realization. We have enabled DRC+ in our SoC and mixed-signal in-design DFM flows, and in our sign-off verification solutions, to address the time-to-volume requirements of our mutual customers.”

Representatives from GLOBALFOUNDRIES, Cadence, and Mentor will be on hand at the upcoming Design Automation Conference (DAC) to provide further details on the DRC+ technique.



Please use one of the following formats to cite this article in your essay, paper or report:

  • APA

    GLOBALFOUNDRIES. (2019, March 19). New Silicon-Validated Solution Developed for SoC Designs at 28nm and Beyond. AZoNano. Retrieved on February 09, 2023 from

  • MLA

    GLOBALFOUNDRIES. "New Silicon-Validated Solution Developed for SoC Designs at 28nm and Beyond". AZoNano. 09 February 2023. <>.

  • Chicago

    GLOBALFOUNDRIES. "New Silicon-Validated Solution Developed for SoC Designs at 28nm and Beyond". AZoNano. (accessed February 09, 2023).

  • Harvard

    GLOBALFOUNDRIES. 2019. New Silicon-Validated Solution Developed for SoC Designs at 28nm and Beyond. AZoNano, viewed 09 February 2023,

Tell Us What You Think

Do you have a review, update or anything you would like to add to this news story?

Leave your feedback
Your comment type